<?xml version="1.0" encoding="UTF-8"?><rss version="2.0"
	xmlns:content="http://purl.org/rss/1.0/modules/content/"
	xmlns:wfw="http://wellformedweb.org/CommentAPI/"
	xmlns:dc="http://purl.org/dc/elements/1.1/"
	xmlns:atom="http://www.w3.org/2005/Atom"
	xmlns:sy="http://purl.org/rss/1.0/modules/syndication/"
	xmlns:slash="http://purl.org/rss/1.0/modules/slash/"
	>

<channel>
	<title>PLCC-84 &#8211; Matronics</title>
	<atom:link href="https://matronics.com.br/produto-tag/plcc-84/feed/" rel="self" type="application/rss+xml" />
	<link>https://matronics.com.br</link>
	<description>Componentes Eletrônicos</description>
	<lastBuildDate>Thu, 06 Jun 2024 20:46:50 +0000</lastBuildDate>
	<language>pt-BR</language>
	<sy:updatePeriod>
	hourly	</sy:updatePeriod>
	<sy:updateFrequency>
	1	</sy:updateFrequency>
	

<image>
	<url>https://i0.wp.com/matronics.com.br/wp-content/uploads/2023/03/icone-matronics.png?fit=32%2C32&#038;ssl=1</url>
	<title>PLCC-84 &#8211; Matronics</title>
	<link>https://matronics.com.br</link>
	<width>32</width>
	<height>32</height>
</image> 
<site xmlns="com-wordpress:feed-additions:1">216139082</site>	<item>
		<title>EPM7160ELC84-20 CIRCUITO INTEGRADO</title>
		<link>https://matronics.com.br/produto/epm7160elc84-20-circuito-integrado/</link>
		
		<dc:creator><![CDATA[Marcos Matronics]]></dc:creator>
		<pubDate>Thu, 06 Jun 2024 20:46:49 +0000</pubDate>
				<guid isPermaLink="false">https://www.matronics.com.br/?post_type=product&#038;p=8701</guid>

					<description><![CDATA[EPM7160ELC84-20 CIRCUITO INTEGRADO]]></description>
										<content:encoded><![CDATA[<p>EPM7160ELC84-20, Programmable Logic Device Family</p>
<p>High-performance, EEPROM-based programmable logic devices<br />
(PLDs) based on second-generation MAX® architecture<br />
5.0-V in-system programmability (ISP) through the built-in<br />
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in<br />
MAX 7000S devices<br />
– ISP circuitry compatible with IEEE Std. 1532<br />
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S<br />
devices<br />
Built-in JTAG boundary-scan test (BST) circuitry in MAX7000S<br />
devices with 128 or more macrocells<br />
Complete EPLD family with logic densities ranging from 600 to<br />
5,000 usable gates (see Tables 1 and 2)<br />
5-ns pin-to-pin logic delays with up to 175.4-MHz counter<br />
frequencies (including interconnect)</p>
]]></content:encoded>
					
		
		
		<post-id xmlns="com-wordpress:feed-additions:1">8701</post-id>	</item>
	</channel>
</rss>
