<?xml version="1.0" encoding="UTF-8"?><rss version="2.0"
	xmlns:content="http://purl.org/rss/1.0/modules/content/"
	xmlns:wfw="http://wellformedweb.org/CommentAPI/"
	xmlns:dc="http://purl.org/dc/elements/1.1/"
	xmlns:atom="http://www.w3.org/2005/Atom"
	xmlns:sy="http://purl.org/rss/1.0/modules/syndication/"
	xmlns:slash="http://purl.org/rss/1.0/modules/slash/"
	>

<channel>
	<title>SSOP-28 &#8211; Matronics</title>
	<atom:link href="https://matronics.com.br/produto-tag/ssop-28/feed/" rel="self" type="application/rss+xml" />
	<link>https://matronics.com.br</link>
	<description>Componentes Eletrônicos</description>
	<lastBuildDate>Mon, 20 May 2024 18:16:14 +0000</lastBuildDate>
	<language>pt-BR</language>
	<sy:updatePeriod>
	hourly	</sy:updatePeriod>
	<sy:updateFrequency>
	1	</sy:updateFrequency>
	

<image>
	<url>https://i0.wp.com/matronics.com.br/wp-content/uploads/2023/03/icone-matronics.png?fit=32%2C32&#038;ssl=1</url>
	<title>SSOP-28 &#8211; Matronics</title>
	<link>https://matronics.com.br</link>
	<width>32</width>
	<height>32</height>
</image> 
<site xmlns="com-wordpress:feed-additions:1">216139082</site>	<item>
		<title>DS92LV1212A CIRCUITO INTEGRADO</title>
		<link>https://matronics.com.br/produto/ds92lv1212a-circuito-integrado/</link>
		
		<dc:creator><![CDATA[Jam]]></dc:creator>
		<pubDate>Tue, 07 Mar 2023 12:16:24 +0000</pubDate>
				<guid isPermaLink="false">https://www.matronics.com.br/?post_type=product&#038;p=1755</guid>

					<description><![CDATA[DS92LV1212A CIRCUITO INTEGRADO]]></description>
										<content:encoded><![CDATA[<p>DS92LV1212A,  DS92LV1212AMSA, 16-40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery</p>
<p>General Description<br />
The DS92LV1212A is an upgrade of the DS92LV1212. It<br />
maintains all of the features of the DS92LV1212. The<br />
DS92LV1212A is designed to be used with the DS92LV1021<br />
Bus LVDS Serializer. The DS92LV1212A receives a Bus<br />
LVDS serial data stream and transforms it into a 10-bit wide<br />
parallel data bus and separate clock. The reduced cable,<br />
PCB trace count and connector size saves cost and makes<br />
PCB layout easier. Clock-to-data and data-to-data skews are<br />
eliminated since one input receives both clock and data bits<br />
serially. The powerdown pin is used to save power by reducing the supply current when the device is not in use. The<br />
Deserializer will establish lock to a synchronization pattern<br />
within specified lock times but it can also lock to a data<br />
stream without SYNC patterns</p>
]]></content:encoded>
					
		
		
		<post-id xmlns="com-wordpress:feed-additions:1">1755</post-id>	</item>
	</channel>
</rss>
